SR-MS-FlipFlop - Clocked Master Slave SR-Flip-Flop

Back to the index
Back to the top of index

Connection Diagram:
C Q
RQN
S


Connections(5)PositionRemark
S Left Set
R Left Reset
QN Right Inverted Output
Q Right Output
C Left Control

Parameters(0)DefaultRemark

Function The Master-Slave SR-Flip-Flop is build from two clocked SR-Latches.

Status Standard
Export of Embedded C Code YES

Select from Components\Library\Control\Digital\FlipFlops

See also
D-FlipFlop, D-FlipFlopNegEdge, JK-FlipFlop, JK-FlipFlopNegEdge, JK-FlipFlopPosEdge, JK-MS-FLIPFLOP, T-FlipFlop,
Back to the index
Back to the top of index

Online Helpclick here to get to the online help

© Simulation Research, www.caspoc.com